verilog
This commit is contained in:
12
gowin/seq_light_test/seq_light_test.gprj
Normal file
12
gowin/seq_light_test/seq_light_test.gprj
Normal file
@ -0,0 +1,12 @@
|
||||
<?xml version="1" encoding="UTF-8"?>
|
||||
<!DOCTYPE gowin-fpga-project>
|
||||
<Project>
|
||||
<Template>FPGA</Template>
|
||||
<Version>5</Version>
|
||||
<Device name="GW2A-18C" pn="GW2A-LV18PG256C8/I7">gw2a18c-011</Device>
|
||||
<FileList>
|
||||
<File path="src/seqBlink.v" type="file.verilog" enable="1"/>
|
||||
<File path="src/seqBlinkTB.v" type="file.verilog" enable="0"/>
|
||||
<File path="src/seq_light_test.cst" type="file.cst" enable="1"/>
|
||||
</FileList>
|
||||
</Project>
|
Reference in New Issue
Block a user